PRODUCTS

HY5DU561622FTP

The HY5DU56822F(L)TP and HY5DU561622F(L)TP are a 268,435,456-bit CMOS Double Data Rate(DDR) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth.This SK Hynix 256Mb DDR SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock.
While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the /CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it.
The data paths are internally pipelined and 2-bit prefetched to achieve very high bandwidth.
All input and output voltage levels are compatible with SSTL_2.

Features

  • VDD, VDDQ = 2.5V +/- 0.2V for DDR200, 266, 333
  • VDD, VDDQ = 2.6V +0.1V / -0.2V for DDR400, 500
  • All inputs and outputs are compatible with SSTL_2  interface
  • Fully differential clock inputs (CK, /CK) operation
  • Double data rate interface
  • Source synchronous - data transaction aligned to bidirectional data strobe (DQS)
  • x16 device has two bytewide data strobes (UDQS, LDQS) per each x8 I/O
  • Data outputs on DQS edges when read (edged DQ) Data inputs on DQS centers when write (centered DQ)
  • On chip DLL align DQ and DQS transition with CK transition
  • DM mask write data-in at the both rising and falling edges of the data strobe
  • All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
  • Programmable CAS latency 2/2.5 (DDR200, 266, 333) and 3 (DDR400, 500) supported
  • Programmable burst length 2/4/8 with both sequential and interleave mode
  • Internal four bank operations with single pulsed /RAS
  • Auto refresh and self refresh supported
  • tRAS lock out function supported
  • 8192 refresh cycles/64ms
  • JEDEC standard 400mil 66pin TSOP-II with 0.65mm pin pitch
  • Lead free (*ROHS Compliant)
  • This product is in compliance with the directive pertaining of RoHS.

Technical Data Sheet

Technical Data Sheet Technical Data Sheet의 Part Number, Rev., Update Date, Remark를 나타낸 표 입니다.
Part Number Rev. Update Date Remark
HY5DU561622FTP 1.0 2007-11-02  
HY5DU561622FTP-xI 1.0 2007-11-02  IT-Part
HY5DU561622FTP-5/4 1.1 2008-03-25  
HY5DU561622FTP-5I/4I 1.1 2008-03-25  IT-Part

Simulation Model

Simulation Model Simulation Model의 Part Number, Rev., Update Date, Remark를 나타낸 표 입니다.
Part Number Rev. Update Date Remark
IBIS 0.2 2008-10-16  

Speed

SpeedSpeed의 Part Number, Speed를 나타낸 표 입니다.
Part Number Speed
4 250MHz
5 200MHz
D43 400 3-3-3
D4 400 3-4-4
J 333
K 266A
H 266B
L 200